5i' Recommendation G.703 PHYSICAL/ELECTRICAL CHARACTERISTICS OF HIERARCHICAL | DIGITAL INTERFACES (Geneva, 1972; further amended) The CCITT, considering that interface specifications are necessary to enable the interconnection of digital network components (digital sections, multiplex equipment, exchanges) to form an international digital link or connection; that Recommendation G.702 defines the hierarchical levels; that Recommendation G.704 deals with the functional charac- teristics of interfaces associated with network nodes; that I.430 series Recommendations deal with the layer 1 characteristics for ISDN user-network interfaces; recommends that physical and electrical characteristics of the interfaces at hierarchical bit rates should be as described in this Recommen- dation. Note 1 - The characteristics of interfaces at non-hierarchical bit rates, except n x 64 kbit/s interfaces con- veyed by 1544 kbit/s or 2048 kbit/s interfaces, are specified in the respective equipment Recommendations. Note 2 - The jitter specifications contained in the following SS 6, 7, 8 and 9 are intended to be imposed at international inter- connection points. Note 3 - The interfaces described in SS 2 to 9 correspond to the ports T (output port) and T` (input port) as recommended for interconnection in CCIR Recommendation AC/9 with reference to Report AH/9 of CCIR Study Group 9. (This Report defines the points T and T`.) Note 4 - For signals with bit rates of n x 64 kbit/s (n = 2 to 31) which are routed through multiplexing equipment specified for the 2048 kbit/s hierarchy, the interface shall have the same physical/electrical characteristics as those for the 2048 kbit/s interface specified in S 6. For signals with bit rates of n x 64 kbit/s (n = 2 to 23) which are routed through multiplexing equipment specified for the 1544 kbit/s hierarchy, the interface shall have the same physical/electrical characteristics as those for the 1544 kbit/s interface specified in S 2. 1 Interface at 64 kbit/s 1.1 Functional requirements 1.1.1 The following basic requirements for the design of the interface are recommended: 1.1.2 In both directions of transmission, three signals can be carried across the interface: - 64 kbit/s information signal, - 64 kHz timing signal, - 8 kHz timing signal. Note 1 - The 64 kbit/s information signal and the 64 kHz tim- ing signal are mandatory. However, although an 8 kHz timing must be generated by the controlling equipment (e.g. PCM multiplex or time slot access equipment), it should not be mandatory for the subordi- nate equipment on the other side of the interface to either utilize the 8 kHz timing signal from the controlling equipment or to supply an 8 kHz timing signal. Note 2 - The detection of an upstream fault can be transmit- ted across the 64 kbit/s interface by transmitting an alarm indica- tion signal (AIS) towards the subordinate equipment. 1.1.3 The interface should be bit sequence independent at 64 kbit/s. Note 1 - An unrestricted 64-kbit/s signal can be transmitted across the interface. However, this does not imply that unres- tricted 64-kbit/s paths are realizable on a global basis. This is because some Administrations presently have or are continuing to install extensive networks composed of digital line sections whose characteristics do not permit the transmission of long sequences of 0s. (Recommendation G.733 provides for PCM multiplexes with characteristics appropriate for such digital line sections.) Specifically for octet timed sources, in 1544-kbit/s digital networks it is required that at least one binary 1 should be contained in any octet of a 64-kbit/s digital signal. For a bit stream which is not octet timed no more than 7 consecutive 0s should appear in the 64-kbit/s signal. Note 2 - Although the interface is bit sequence independent, the use of the AIS (all 1s bit pattern) may result in some minor restrictions for the 64-kbit/s source. For example, an all 1s alignment signal could result in problems. 1.1.4 Three types of envisaged interfaces 1.1.4.1 Codirectional interface The term codirectional is used to describe an interface across which the information and its associated timing signal are transmitted in the same direction (see Figure 1/G.703). FIGURE 1/G.703 p. 1.1.4.2 Centralized clock interface The term centralized clock is used to describe an interface wherein for both directions of transmission of the information sig- nal, the associated timing signals are supplied from a centralized clock, which may be derived for example from certain incoming line signals (see Figure 2/G.703). Note - The codirectional interface or centralized clock interface should be used for synchronized networks and for plesiochronous networks having clocks of the stability required (see Recommendation G.811) to ensure an adequate interval between the occurrence of slips. FIGURE 2/G.703 p. 1.1.4.3 Contradirectional interface The term contradirectional is used to describe an interface across which the timing signals associated with both directions of transmission are directed towards the subordinate equipment (see Figure 3/G.703.) Figure 3/G.703 p. 1.2 Electrical characteristics 1.2.1 Electrical characteristics of 64-kbit/s codirectional interface 1.2.1.1 General 1.2.1.1.1 Nominal bit rate: 64 kbit/s. 1.2.1.1.2 Maximum tolerance of signals to be transmitted through the interface: _ | 00 ppm. 1.2.1.1.3 64-kHz and 8-kHz timing signal to be transmitted in a codirectional way with the information signal. 1.2.1.1.4 One balanced pair for each direction of transmis- sion; the use of transformers is recommended. 1.2.1.1.5 Code conversion rules Step 1 - A 64-kbit/s bit period is divided into four unit intervals. Step 2 - A binary one is coded as a block of the following four bits: 1 1 0 0 Step 3 - A binary zero is coded as a block of the follow- ing four bits: 1 0 1 0 Step 4 - The binary signal is converted into a three-level signal by alternating the polarity of consecutive blocks. Step 5 - The alternation in polarity of the blocks is violated every 8th block. The violation block marks the last bit in an octet. These conversion rules are illustrated in Figure 4/G.703. 1.2.1.1.6 Overvoltage protection requirement See Annex B. 1.2.1.2 Specifications at the output ports | (see Table 1/G.703) 1.2.1.3 Specifications at the input ports The digital signal presented at the input port shall be as defined above but modified by the characteristics of the intercon- necting pairs. The attenuation of these pairs at a frequency of 128 kHz should be in the range 0 to 3 dB. This attenuation should take into account any losses incurred by the presence of a digital distribution frame between the equipments. Figure 4/G.703 p. The return loss at the input ports should have the following minimum values: H.T. [T1.703] ____________________________________________ Frequency range (kHz) Return loss (dB) ____________________________________________ 4 to 13 12 13 to 256 18 256 to 384 14 ____________________________________________ | | | | | | | | | | | | | | | | | | Table [T1.703], p. To provide nominal immunity against interference, input ports are required to meet the following requirements: A nominal aggregate signal, encoded as a 64 kbit/s co-directional signal and having a pulse shape as defined in the pulse mask, shall have added to it an interfering signal with the same pulse shape as the wanted signal. The interfering signal should have a bit rate within the limits specified in this Recom- mendation, but should not be synchronous with the wanted signal. The interfering signal shall be combined with the wanted signal in a combining network, with an overall zero loss in the signal path and with the nominal impedance 120 ohms to give a signal-to-interference ratio of 20 dB. The binary content of the interfering signal should comply with Recommendation O.152 (211 - 1 bit period). No errors shall result when the combined signal, attenuated by up to the maximum specified interconnecting cable loss, is applied to the input port. Note - If the symmetrical pair is screened, the screen shall be connected to the earth at the output port, and provision shall be made for connecting the screen of the symmetrical pair to earth, if required, at the input port. FIGURE 5/G.703, p. H.T. [T2.703] TABLE 1/G.703 ________________________________________________________________________________________________ Symbol rate 256 kbauds ________________________________________________________________________________________________ { Pulse shape (nominally rectangular) } { All pulses of a valid signal must conform to the masks in Figure 5/G.703, irrespective of the polarity } ________________________________________________________________________________________________ Pair for each direction One symmetric pair ________________________________________________________________________________________________ Test load impedance 120 ohms resistive ________________________________________________________________________________________________ { Nominal peak voltage of a "mark" (pulse) } 1.0 V ________________________________________________________________________________________________ { Peak voltage of a "space" (no pulse) } 0 V | (+- | .10 V ________________________________________________________________________________________________ Nominal pulse width 3.9 us ________________________________________________________________________________________________ { Ratio of the amplitudes of positive and negative pulses at the centre of the pulses interval } 0.95 to 1.05 ________________________________________________________________________________________________ { Ratio of the widths of positive and negative pulses at the nominal half amplitude } 0.95 to 1.05 ________________________________________________________________________________________________ { Maximum peak-to-peak jitter at the output port (Note) } Refer to S 2 of Recommendation G.823 ________________________________________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Note - For the time being these values are valid only for equip- ments of the 2 Mbit/s hierarchy. TABLE 1/G.703 [T2.703], p. 1.2.2 Electrical characteristics of the 64-kbit/s central- ized clock interface 1.2.2.1 General 1.2.2.1.1 Nominal bit rate: 64 kbit/s. The tolerance is deter- mined by the network clock stability (see Recommendation G.811). 1.2.2.1.2 For each direction of transmission there should be one symmetrical pair of wires carrying the data signal. In addi- tion, there should be symmetrical pairs of wires carrying the com- posite timing signal (64 kHz and 8 kHz) from the central clock source to the office terminal equipment. The use of transformers is recommended. 1.2.2.1.3 Overvoltage protection requirement See Annex B. 1.2.2.1.4 Code conversion rules The data signals are coded in AMI code with a 100% duty ratio. The composite timing signals convey the 64-kHz bit-timing informa- tion using AMI code with a 50% to 70% duty ratio and the 8-kHz octet-phase information by introducing violations of the code rule. The structure of the signals and their nominal phase relationships are shown in Figure 6/G.703. Figure 6/G.703 p. The data stream at the output ports should be timed by the leading edge of the timing pulse and the detection instant at the input ports should be timed by the trailing edge of each timing pulse. 1.2.2.2 Characteristics at the output ports (see Table 2/G.703) H.T. [T3.703] TABLE 2/G.703 ______________________________________________________________________________________________________________________ Parameters Data Timing ______________________________________________________________________________________________________________________ Pulse shape { Nominally rectangular, with rise and fall times less than 1 usec } { Nominally rectangular, with rise and fall times less than 1 usec } ______________________________________________________________________________________________________________________ Nominal test load impedance 110 ohms resistive 110 ohms resistive ______________________________________________________________________________________________________________________ { Peak voltage of a "mark" (pulse) } a) 1.0 | (+- | .1 V a) 1.0 | (+- | .1 V (See Note 1) b) 3.4 | (+- | .5 V b) 3.0 | (+- | .5 V ______________________________________________________________________________________________________________________ { Peak value of a "space" (no pulse) } a) 0 | (+- | .1 V a) 0 | (+- | .1 V (See Note 1) b) 0 | (+- | .5 V b) 0 | (+- | .5 V ______________________________________________________________________________________________________________________ Nominal pulse width a) 15.6 us a) 7.8 us (See Note 1) b) | | | | | | | | | | | | | | | | | | | | | | | | 15.6 us | | | | | | | | | | | | | b)| | | | | | | | | | | | | 9.8 to 10.9 us ______________________________________________________________________________________________________________________ { Maximum peak-to-peak jitter at the output port (Note 2) } Refer to S 2 of Recommendation G.823 ______________________________________________________________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Note 1 - The choice between the set of parameters a) and b) allows for different office noise environments and different maximum cable lengths between the three involved office equipments. Note 2 - For the time being these values are valid only for equip- ments of the 2 Mbit/s hierarchy. Table 2/G.703 [T3.703], p. 1.2.2.3 Characteristics at the input ports The digital signals presented at the input ports should be as defined above but modified by the characteristics of the intercon- necting pairs. The varying parameters in Table 2/G.703 will allow typical maximum interconnecting distances of 350 to 450 m. 1.2.2.4 Cable characteristics The transmission characteristics of the cable to be used are subject to further study. 1.2.3 Electrical characteristics of 64-kbit/s contradirec- tional interface 1.2.3.1 General 1.2.3.1.1 Bit rate: 64 kbit/s. 1.2.3.1.2 Maximum tolerance for signals to be transmitted through the interface: _ | 00 ppm. 1.2.3.1.3 For each direction of transmission there should be two symmetrical pairs of wires, one pair carrying the data signal and the other carrying a composite timing signal (64 kHz and 8 kHz). The use of transformers is recommended. Note - If there is a national requirement to provide a separate alarm signal across the interface, this can be done by cutting the 8-kHz timing signal for the transmission direction con- cerned, i.e., by inhibiting the code violations introduced in the corresponding composite timing signal (see below). 1.2.3.1.4 Code conversion rules The data signals are coded in AMI code with a 100% duty ratio. The composite timing signals convey the 64-kHz bit-timing informa- tion using AMI code with a 50% duty ratio and the 8-kHz octet-phase information by introducing violations of the code rule. The struc- tures of the signals and their phase relationships at data output ports are shown in Figure 7/G.703. Figure 7/G.703, p. The data pulses received from the service (e.g. data or sig- nalling) side of the interface will be somewhat delayed in relation to the corresponding timing pulses. The detection instant for a received data pulse on the line side (e.g. PCM) of the interface should therefore be at the leading edge of the next timing pulse. 1.2.3.1.5 Specifications at the output ports | see Table 3/G.703) H.T. [T4.703] TABLE 3/G.703 ___________________________________________________________________________________________________________________________________________________________________ Parameters Data Timing ___________________________________________________________________________________________________________________________________________________________________ { Pulse shape (nominally rectangular) } { All pulses of a valid signal must conform to the mask in Figure 8/G.703 irrespective of the polarity } { All pulses of a valid signal must conform to the mask in Figure 9/G.703, irrespective of the polarity } ___________________________________________________________________________________________________________________________________________________________________ { Pairs in each direction of transmission } One symmetric pair One symmetric pair ___________________________________________________________________________________________________________________________________________________________________ Test load impedance 120 ohms resistive 120 ohms resistive ___________________________________________________________________________________________________________________________________________________________________ { Nominal peak voltage of a "mark" (pulse) } 1.0 V 1.0 V ___________________________________________________________________________________________________________________________________________________________________ { Peak voltage of a "space" (no pulse) } 0 V | (+- | .1 V 0 V | (+- | .1 V ___________________________________________________________________________________________________________________________________________________________________ Nominal pulse width 15.6 us 7.8 us ___________________________________________________________________________________________________________________________________________________________________ { Ratio of the amplitudes of positive and negative pulses at the centre of the pulse interval } 0.95 to 1.05 0.95 to 1.05 ___________________________________________________________________________________________________________________________________________________________________ { Ratio of the widths of positive and negative pulses at the nominal half amplitude } 0.95 to 1.05 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0.95 to 1.05 ___________________________________________________________________________________________________________________________________________________________________ { Maximum peak-to-peak jitter at the output port (Note) } Refer to S 2 of Recommendation G.823 ___________________________________________________________________________________________________________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Note - For the time being these values are valid only for equip- ments of the 2 Mbit/s. tableau 3/G.703 [T4.703], p. 11 Blanc Figure 8/G.703, p. 12 Figure 9/G.703, p. 13 1.2.3.1.6 Specifications at the input ports The digital signals presented at the input ports should be as defined above but modified by the characteristics of the intercon- necting pairs. The attenuation of these pairs at a frequency of 32 kHz should be in the range 0 to 3 dB. This attenuation should take into account any losses incurred by the presence of a digital distribution frame between the equipments. The return loss at the input ports should have the following minimum values: H.T. [T5.703] ________________________________________________________________ Frequency range (kHz) Data signal Composite timing signal Return loss (dB) ________________________________________________________________ 1.6 to 3.2 3.2 to 6.4 12 3.2 to 64 | 6.4 to 128 | 18 64 | to 96 | 128 | to 192 | 14 ________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | Table [T5.703], p. To provide nominal immunity against interference, input ports are required to meet the following requirement: A nominal aggregate signal, encoded as a 64 kbit/s contra-directional signal and having a pulse shape as defined in the pulse mask, shall have added to it an intefering signal with the same pulse shape as the wanted signal. The interfering signal should have a bit rate within the limits specified in this Recommendation, but should not be synchronous with the wanted signal. The interfering signal shall be combined with the wanted signal in a combining network, with an overall zero loss in the signal path and with the nominal impedance 120 ohms to give a signal-to-interference ratio of 20 dB. The binary content of the interfering signal should comply with Recommendation O.152 (211 - 1 bit period). No errors shall result when the combined signal, attenuated by up to the maximum specified interconnecting cable loss, is applied to the input port. Note 1 - The return loss specification for both the data signal and the composite timing signal input ports. Note 2 - If the symmetrical pairs are screened, the screens shall be connected to the earth at the output port, and provision shall be made for connecting the screens of the symmetrical pairs to earth, if required, at the input port. 1.2.3.1.7 Overvoltage protection requirement See Annex B. 2 Interface at 1544 kbit/s 2.1 Interconnection of 1544-kbit/s signals for transmission purposes is accomplished at a digital distribution frame. 2.2 The signal shall have a bit rate of 1544 kbit/s _ | 0 parts per million (ppm). 2.3 One symmetrical pair shall be used for each direction of transmission. 2.4 Test load impedance shall be 100 ohms, resistive. 2.5 An AMI (bipolar) code or B8ZS code shall be used. Connect- ing line systems require suitable signal content to guarantee ade- quate timing information. This can be accomplished either by use of B8ZS code, scrambling or by permitting not more than 15 spaces between successive marks and having an average mark density of at least 1 in 8. 2.6 The shape for an isolated pulse measured at the distribu- tion frame shall fall within the mask in Figure 10/G.703 and meet the other requirements of Table 4/G.703. For pulse shapes within the mask, the peak undershoot should not exceed 40% of the peak pulse (mark). Figure 10/G.703 p. 2.7 The voltage within a time slot containing a zero (space) shall be no greater than either the value produced in that time slot by other pulses (marks) within the mask of Figure 10/G.703 or _ | .1 of the peak pulse (mark) amplitude, whichever is greater in magnitude. H.T. [T6.703] TABLE 4/G.703 Digital interface at 1544 kbit/s | ua) ___________________________________________________________________________________________ Location Digital distribution frame ___________________________________________________________________________________________ Bit rate 1544 kbit/s ___________________________________________________________________________________________ { Pair(s) in each direction of transmission } One symmetric pair ___________________________________________________________________________________________ Code { AMI | ub) or B8ZS | uc) } ___________________________________________________________________________________________ Test load impedance 100 ohms resistive ___________________________________________________________________________________________ Nominal pulse shape Rectangular ___________________________________________________________________________________________ Power at 772 kHz +12 dBm to +19 dBm Power at 1544 kHz { Signal level | ud) ___________________________________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | a) The pulse mask for 1st order digital interface is shown in Figure 10/G.703 b) See S 2.5 in the text. c) See Annex A. d) The signal level is the power level measured in a 3 kHz bandwidth at the point where the signal arrives at the distribution frame for an all 1s pattern transmitted. Table 4/G.703 [T6.703], p. 3 Interface at 6312 kbit/s 3.1 Interconnection of 6312 kbit/s signals for transmission purposes is accomplished at a digital distribution frame. 3.2 The signal shall have a bit rate of 6312 kbit/s _ 30 ppm. 3.3 One symmetrical pair of characteristic impedance of 110 ohms, or one coaxial pair of characteristic impedance of 75 ohms shall be used for each direction of transmission. 3.4 Test load impedance shall be 110 ohms resistive or 75 ohms resistive as appropriate. 3.5 A pseudo-ternary code shall be used as indicated in Table 5/G.703. 3.6 The shape for an isolated pulse measured at the distribu- tion frame shall fall within the mask either of Figure 11/G.703 or of Figure 12/G.703 and meet the other requirements of Table 5/G.703. 3.7 The voltage within a time slot containing a zero (space) shall be no greater than either the value produced in that time slot by other pulses (marks) within the mask of Figure 11/G.703, or _ | .1 of the peak pulse (mark) amplitude, whichever is greater in magnitude. H.T. [T7.703] TABLE 5/G.703 Digital interface at 6312 kbit/s | ua) __________________________________________________________________________________________________________________________________________________ Location Digital distribution frame __________________________________________________________________________________________________________________________________________________ Bit rate 6312 kbit/s __________________________________________________________________________________________________________________________________________________ { Pair(s) in each direction of transmission } One symmetric pair One coaxial pair __________________________________________________________________________________________________________________________________________________ Code B6ZS | ub) B8ZS | ub) __________________________________________________________________________________________________________________________________________________ Test load impedance 110 ohms resistive 75 ohms resistive __________________________________________________________________________________________________________________________________________________ { Nominal pulse shape | ua) } { Rectangular, shaped by cable loss (see Figure 11/G.703) } { Rectangular (see Figure 12/G.703) } | | | | | | | | | | | | | | | | | | __________________________________________________________________________________________________________________________________________________ Signal level { For an all 1s pattern transmitted, the power measured in a 3-kHz bandwidth should be as follows: } { 3156 kHz: 0.2 to 7.3 dBm 6312 kHz: -20 dBm or less } { 3156 kHz: 6.2 to 13.3 dBm 6312 kHz: -14 dBm or less } __________________________________________________________________________________________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | a) The pulse mask for 2nd order digital interface is shown in Figures 1/G.703 and 12/G.703. b) See Annex A. Tableau 5/G.703 [T7.703], p. 17 Blanc FIGURE 11/G.703, p. 18 figure 12/G.703, p. 19 4 Interface at 32 | 64 kbit/s 4.1 Interconnection of 32 | 64 kbit/s signals for transmission purposes is accomplished at a digital distribution frame. 4.2 The signal shall have a bit rate of 32 | 64 kbit/s _ 10 ppm. 4.3 One coaxial pair shall be used for each direction of transmission. 4.4 The test load impedance shall be 75 ohms _ | per cent resistive and the test method shall be direct. 4.5 A scrambled AMI code shall be used. 4.6 The shape for an isolated pulse measured at the point where the signal arrives at the distribution frame shall fall within the mask in the Figure 13/G.703. 4.7 The voltage within a time slot containing a zero (space) shall be no greater than either the value produced in that time slot by other pulses (marks) within the mask of Figure 13/G.703 or _ | .1 of the peak pulse (mark) amplitude, whichever is greater in magnitude. Figure 13/G.703, p. 4.8 For an all 1s pattern transmitted, the power measured in a 3-kHz bandwidth at the point where the signal arrives at the dis- tribution frame shall be as follows: 16 | 32 kHz: +5 dBm to +12 dBm 32 | 64 kHz: at least 20 dB below the power at 16 | 32 kHz 4.9 The connectors and coaxial cable pairs in the distribution frame shall be 75 ohms _ 5 per cent. 5 Interface at 44 | 36 kbit/s 5.1 Interconnection of 44 | 36 kbit/s signals for transmission purposes is accomplished at a digital distribution frame. 5.2 The signal shall have a bit rate of 44 | 36 kbit/s _ | 0 ppm. The signal shall have a frame structure consistent with Recommendation G.752. Specifically, it shall contain the frame alignment bits F0, F1\d1, 1\d2and the multi-frame alignment bits M1to M7, as defined in Table 2/G.752. 5.3 One coaxial pair shall be used for each direction of transmission. 5.4 Test load impedance shall be 75 ohms _ | per cent resis- tive, and the test method shall be direct. 5.5 The B3ZS code shall be used. This code is defined in Annex A. 5.6 The transmitted pulses have a nominal 50 per cent duty cycle The shape for an isolated pulse measured at the point where the signal arrives at the distribution frame shall fall within the mask in Figure 14/G.703. 5.7 The voltage within a time slot containing a zero (space) shall be no greater than either the value produced in that time slot by other pulses (marks) within the mask of Figure 14/G.703, or _ | .05 of the peak pulse (mark) amplitude, whichever is greater in magnitude. 5.8 For an all 1s pattern transmitted, the power measured in a 3-kHz bandwidth at the point where the signal arrives at the dis- tribution frame shall be as follows: 22 | 68 kHz: -1.8 to +5.7 dBm 44 | 36 kHz: at least 20 dB below the power at 22 | 68 kHz 5.9 The digital distribution frame for 44 | 36 kbit/s signals shall have the characteristics specified in SS 5.9.1 and 5.9.2 below. 5.9.1 The loss between the points where the signal arrives and leaves at the distribution frame shall be as follows: 0.60 _ 0.55 dB at 22 | 68 kHz (comprised of any combination of flat and shaped losses). 5.9.2 The connectors and coaxial pair cables in the distribu- tion frame shall be 75 ohms _ 5 per cent. 6 Interface at 2048 kbit/s 6.1 General characteristics Bit rate: 2048 kbit/s _ 50 ppm Code: HDB3 (a description of this code can be found in Annex A). Overvoltage protection requirement: see Annex B. 6.2 Specifications at the output ports | (see Table 6/G.703) 6.3 Specifications at the input ports 6.3.1 The digital signal presented at the input port shall be as defined above but modified by the characteristic of the inter- connecting pair. The attenuation of this pair shall be assumed to follow a / f law and the loss at a frequency of 1024 kHz shall be in the range 0 to 6 dB. This attenuation should take into account any losses incurred by the presence of a digital distribution frame between the equipments. 6.3.2 For the jitter to be tolerated at the input port, refer to S 3 of Recommendation G.823. FIGURE 14/G.703, p. 21 H.T. [T11.703] TABLE 6/G.703 ___________________________________________________________________________________________________________________________________________ { Pulse shape (nominally rectangular) } { All marks of a valid signal must conform with the mask (see Figure 15/G.703) irrespective of the sign. The value V corresponds to the nominal peak value } ___________________________________________________________________________________________________________________________________________ Pair(s) in each direction { One coaxial pair (see S 6.4) } { One symmetrical pair (see S 6.4) } ___________________________________________________________________________________________________________________________________________ Test load impedance 75 ohms resistive 120 ohms resistive ___________________________________________________________________________________________________________________________________________ { Nominal peak voltage of a mark (pulse) } 2.37 V 3 V ___________________________________________________________________________________________________________________________________________ { Peak voltage of a space (no pulse) } 0 | (+- | .237 V| | | | | | | | | | | | | | | | | | 0 | (+- | .3 V ___________________________________________________________________________________________________________________________________________ Nominal pulse width 244 ns ___________________________________________________________________________________________________________________________________________ { Ratio of the amplitudes of positive and negative pulses at the centre of the pulse interval } 0.95 to 1.05 ___________________________________________________________________________________________________________________________________________ { Ratio of the widths of positive and negative pulses at the nominal half amplitude } 0.95 to 1.05 ___________________________________________________________________________________________________________________________________________ { Maximum peak-to-peak jitter at an output port } { Refer to S 2 of Recommendation G.823 } ___________________________________________________________________________________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Tableau 6/G.703 [T11.703], p. 22 6.3.3 The return loss at the input port should have the fol- lowing provisional minimum values: H.T. [T12.703] ____________________________________________ Frequency range (kHz) Return loss (dB) ____________________________________________ 51 to 102 12 102 to 2048 18 2048 to 3072 14 ____________________________________________ | | | | | | | | | | | | | | | | | | Table [T12.703], p. 6.3.4 To ensure adequate immunity against signal reflections that can arise at the interface due to impedance irregularities at digital distribution frames and at digital output ports, input ports are required to meet the following requirement: A nominal aggregate signal, encoded into HDB3 and having a pulse shape as defined in the pulse mask, shall have added to it an interfering signal with the same pulse shape as the wanted signal. The interfering signal should have a bit rate within the limits specified in this Recommendation, but should not be synchronous with the wanted signal. The interfering signal shall be combined with the wanted signal in a combining network, with an overall zero loss in the signal path and with the nominal impedance 75 ohms (in the case of coaxial-pair interface) or 120 ohms (in the case of symmetrical-pair interface), to give a signal-to-interference ratio of 18 dB. The binary content of the interfering signal should comply with Recommendation O.151 (215 - 1 bit period). No errors shall result when the combined signal, attenuated by up to the maximum specified interconnecting cable loss, is applied to the input port. Note - A receiver implementation providing an adaptive rather than a fixed threshold is considered to be more robust against reflections and should therefore be preferred. FIGURE 15/G.703, p. 6.4 Earthing of outer conductor or screen The outer conductor of the coaxial pair or the screen of the symmetrical pair shall be connected to the earth at the output port and provision shall be made for connecting the outer conductor of the coaxial pair or the screen of the symmetrical pair to earth if required, at the input port. 7 Interface at 8448 kbit/s 7.1 General characteristics Bit rate: 8448 kbit/s _ 30 ppm Code: HDB3 (a description of this code can be found in Annex A). Overvoltage protection requirement: see Annex B. 7.2 Specification at the output ports | see Table 7/G.703) H.T. [T13.703] TABLE 7/G.703 ______________________________________________________________________________ { Pulse shape (nominally rectangular) } { All marks of a valid signal must conform with the mask (Figure 16/G.703) irrespective of the sign } ______________________________________________________________________________ Pair(s) in each direction { One coaxial pair (see S 7.4) } ______________________________________________________________________________ Test load impedance 75 ohms resistive ______________________________________________________________________________ { Nominal peak voltage of a mark (pulse) } 2.37 V ______________________________________________________________________________ { Peak voltage of a space (no pulse) } 0 V | (+- | .237 V ______________________________________________________________________________ Nominal pulse width 59 ns ______________________________________________________________________________ { Ratio of the amplitudes of positive and negative pulses at the centre of the pulse interval } 0.95 to 1.05 ______________________________________________________________________________ { Ratio of widths of positive and negative pulses at the nominal half amplitude } 0.95 to 1.05 ______________________________________________________________________________ { Maximum peak-to-peak jitter at an output port } { Refer to S 2 of Recommendation G.823 } ______________________________________________________________________________ | | | | | | | | | TABLE 7/G.703 [T13.703], p. 7.3 Specifications at the input ports 7.3.1 The digital signal presented at the input port shall be as defined above but modified by the characteristics of the inter- connecting pairs. The attenuation of this pair shall be assumed to follow a / f law and the loss at a frequency of 4224 kHz shall be in the range 0 to 6 dB. This attenuation should take into account any losses incurred by the presence of a digital distribution frame between the equipments. 7.3.2 For the jitter to be tolerated at the input port, refer to S 3 of Recommendation G.823. 7.3.3 The return loss at the input port should have the fol- lowing provisional minimum values: H.T. [T14.703] ____________________________________________ Frequency range (kHz) Return loss (dB) ____________________________________________ 211 to | 22 12 422 to 8 | 48 18 8448 to 12 | 72 14 ____________________________________________ | | | | | | | | | | | | | | | | | | TABLE 7/G.703 [T14.703], p. 7.3.4 To ensure adequate immunity against signal reflections that can arise at the interface due to impedance irregularities at digital distribution frames and at digital output ports, input ports are required to meet the following requirement: A nominal aggregate signal, encoded into HDB3 and having a pulse shape as defined in the pulse mask shall have added to it an interfering signal with the same pulse shape as the wanted signal. The interfering signal should have a bit rate within the limits specified in this Recommendation, but should not be synchronous with the wanted signal. The interfering signal shall be combined with the wanted signal in a combining network, with an overall zero loss in the signal path and with the nominal impedance 75 ohms to give a signal-to-interference ratio of 20 dB. The binary content of the interfering signal should comply with Recommendation O.151 (215 - 1 bit period). No errors shall result when the combined signal, attenuated by up to the maximum specified interconnecting cable loss, is applied to the input port. FIGURE 16/G.703, p. 7.4 Earthing of outer conductor or screen The outer conductor of the coaxial pair shall be connected to the earth at the output port, and provision shall be made for con- necting this conductor to earth, if required, at the input port. 8 Interface at 34 | 68 kbit/s 8.1 General characteristics Bit rate: 34 | 68 kbit/s _ 20 ppm Code: HDB3 (a description of this code can be found in Annex A). Overvoltage protection requirement: see Annex B. 8.2 Specification at the output ports | see Table 8/G.703) 8.3 Specifications at the input ports 8.3.1 The digital signal presented at the input port shall be as defined above but modified by the characteristics of the inter- connecting pair. The attenuation of this cable shall be assumed to follow approximately a / f law and the loss at a frequency of 17 | 84 kHz shall be in the range 0 to 12 dB. 8.3.2 For the jitter to be tolerated at the input port, refer to S 3 of Recommendation G.823. 8.3.3 The return loss at the input port should have the fol- lowing provisional minimum values: H.T. [T15.703] _____________________________________________ Frequency range (kHz) Return loss (dB) _____________________________________________ | 60 to 1 | 20 12 1 | 20 to 34 | 68 18 34 | 68 to 51 | 50 14 _____________________________________________ | | | | | | | | | | | | | | | | | | Table [T15.703], p. 8.3.4 To ensure adequate immunity against signal reflections that can arise at the interface due to impedance irregularities at digital distribution frames and at digital output ports, input ports are required to meet the following requirement: A nominal aggregate signal, encoded into HDB3 and having a pulse shape as defined in the pulse mask shall have added to it an interfering signal with the same pulse shape as the wanted signal. The interfering signal should have a bit rate within limits speci- fied in this Recommendation, but should not be synchronous with the wanted signal. The interfering signal shall be combined with the wanted signal in a combining network, with an overall zero loss in the signal path and with the nominal impedance 75 ohms to give a signal-to-interference ratio of 20 dB. The binary content of the interfering signal should comply with Recommendation O.151 (223 - 1 bit period). No errors shall result when the combined signal, attenuated by up to the maximum specified interconnecting cable loss, is applied to the input port. 8.4 Earthing of outer conductor or screen The outer conductor of the coaxial pair shall be connected to the earth at the output port, and provision shall be made for con- necting this conductor to earth, if required, at the input port. H.T. [T16.703] TABLE 8/G.703 _____________________________________________________________________________ { Pulse shape (nominally rectangular) } { All marks of a valid signal must conform with the mask (see Figure 17/G.703), irrespective of the sign } _____________________________________________________________________________ Pair(s) in each direction { One coaxial pair (see S 8.4) } _____________________________________________________________________________ Test load impedance 75 ohms resistive _____________________________________________________________________________ { Nominal peak voltage of a mark (pulse) } 1.0 V _____________________________________________________________________________ { Peak voltage of a space (no pulse) } 0 V | (+- | .1 V _____________________________________________________________________________ Nominal pulse width 14.55 ns _____________________________________________________________________________ { Ratio of the amplitudes of positive and negative pulses at the center of a pulse interval } 0.95 to 1.05 _____________________________________________________________________________ { Ratio of the widths of positive and negative pulses at the nominal half amplitude } 0.95 to 1.05 _____________________________________________________________________________ { Maximum peak-to-peak jitter at an output port } { Refer to S 2 of Recommendation G.823 } _____________________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Table [T16.703], p. FIGURE 17/G.703, p. 9 Interface at 139 | 64 kbit/s 9.1 General characteristics Bit rate: 139 | 64 kbit/s _ 15 ppm Code: coded mark inversion (CMI) Overvoltage protection requirement: see Annex B. CMI is a 2-level non-return-to-zero code in which binary 0 is coded so that both amplitude levels, A1and A2, are attained con- secutively, each for half a unit time interval (T/2). Binary 1 is coded by either of the amplitude levels A1or 2, for one full unit time interval (T), in such a way that the level alternates for successive binary 1s. An example is given in Figure 18/G.703. Note 1 - For binary 0, there is always a positive transition at the midpoint of the binary unit time interval. Note 2 - For binary 1, a) there is a positive transition at the start of the binary unit time interval if the proceeding level was A1; b) there is a negative transition at the start of the binary unit time interval if the last binary 1 was encoded by level A2. FIGURE 18/G.703 p. 9.2 Specifications at the output ports | see Table 9/G.703 and Figures 19/G.703 and 20/G.703) Note 1 - A method based on the measurement of the levels of the fundamental frequency component, the second (and possibly the third) harmonic of a signal corresponding to binary all 0s and binary all 1s, is considered to be a perfectly adequate method of checking that the requirements of Table 9/G.703 have been met. The relevant values are under study. 9.3 Specifications at the input ports The digital signal presented at the input port should conform to Table 9/G.703 and Figures 19/G.703 and 20/G.703 modified by the characteristics of the interconnecting coaxial pair. The attenuation of the coaxial pair should be assumed to fol- low an approximate / f law and to have a maximum insertion loss of 12 dB at a frequency of 70 MHz. For the jitter to be tolerated at the input port refer to S 3 of Recommendation G.823. The return loss characteristics should be the same as that specified for the output port. H.T. [T17.703] TABLE 9/G.703 ________________________________________________________________________________________ Pulse shape { Nominally rectangular and conforming to the masks shown in Figures 19/G.703 and 20/G.703 } ________________________________________________________________________________________ Pair(s) in each direction One coaxial pair ________________________________________________________________________________________ Test load impedance 75 ohms resistive ________________________________________________________________________________________ Peak-to-peak voltage 1 | (+- | .1 V ________________________________________________________________________________________ { Rise time between 10% and 90% amplitudes of the measured steady state amplitude } | ns ________________________________________________________________________________________ { Transition timing tolerance (referred to the mean value of the 50% amplitude points of negative transitions) } { Negative transitions: _ | .1 ns Positive transitions at unit interval boundaries: _ | .5 ns Positive transitions at mid-interval: _ | .35 ns } ________________________________________________________________________________________ Return loss { _" | 5 dB over frequency range 7 MHz to 210 MHz } ________________________________________________________________________________________ { Maximum peak-to-peak jitter at an output port } { Refer to S 2 of Recommendation G.823 } ________________________________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TABLE 9/G.703 [T17.703], p. 9.4 Earthing of outer conductor or screen The outer conductor of the coaxial pair shall be connected to the earth at the output port, and provision shall be made for con- necting this conductor to earth, if required, at the input port. FIGURE 19/G.703 p. FIGURE 20/G.703 p. 10 2048 kHz synchronization interface 10.1 General The use of this interface is recommended for all applications where it is required to synchronize a digital equipment by an external 2048 kHz synchronization signal. Overvoltage protection requirement: see Annex B. 10.2 Specifications at the output port | see Table 10/G.703) H.T. [T18.703] TABLE 10/G.703 _______________________________________________________________________________________________________ Frequency 2048 kHz | (+- | 0 ppm _______________________________________________________________________________________________________ Pulse shape { The signal must conform with the mask (Figure 21/G.703) The value V corresponds to the maximum peak value The value V l corresponds to the minimum peak value } _______________________________________________________________________________________________________ Type of pair { Coaxial pair (see Note in S 10.3) } { Symmetrical pair (see Note in S 10.3) } _______________________________________________________________________________________________________ Test load impedance 75 ohms resistive 120 ohms resistive _______________________________________________________________________________________________________ Maximum peak volatge (V o p) 1.5 1.9 _______________________________________________________________________________________________________ Minimum peak voltage (V o p) 0.75 | | | | | | | | | | | | | | 1.0 _______________________________________________________________________________________________________ { Maximum jitter at an output port } { 0.05 UI peak-to-peak, measured within the frequency range f 1 = 20 Hz to f 4 = 100 kHz (Note) } _______________________________________________________________________________________________________ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Note - This value is valid for network timing distribution equip- ments. Other values may be specified for timing output ports of digital links carrying the network timing. Tableau 10/G.703 [T18.703], p. 35 Blanc Figure 21/G.703, p. 36 10.3 Specifications at the input ports The signal presented at the input ports should be as defined above but modified by the characteristics of the interconnecting pair. The attenuation of this pair shall be assumed to follow a / f law and the loss at a frequency of 2048 kHz should be in the range 0 to 6 dB (minimum value). This attenuation should take into account any losses incurred by the presence of a digital distribu- tion frame between the equipments. The input port shall be able to tolerate a digital signal with these electrical characteristics but modulated by jitter. The jitter values are under study. The return loss at 2048 kHz should be _" | 5 dB. Note - The outer conductor of the coaxial pair or the screen of the symmetrical pair shall be connected to earth at the output port, and provision shall be made for connecting the outer conduc- tor of the coaxial pair or the screen of the symmetrical pair to earth if required, at the input port. 11 Interface at 97 | 28 kbit/s 11.1 Interconnection of 97 | 28 kbit/s signals for transmis- sion purposes is accomplished at a digital distribution frame. 11.2 The signal shall have a bit rate of 97 | 28 kbit/s + 10 ppm. 11.3 One coaxial pair shall be used for each direction of transmission. 11.4 The test load impedance shall be 75 ohms _ 5% resistive. 11.5 A scrambled AMI code shall be used. 11.6 The shape for the 97 | 28 kbit/s output port shall fall within the mask in Figure 22/G.703. The shape at the point where the signal arrives at the distribution frame will be modified by the characteristics of the interconnecting cable. 11.7 The connectors and cable pairs in the distribution frame shall be 75 ohms _ | %. Figure 22/G.703, p. ANNEX A (to Recommendation G.703) Definition of codes _________________________ An AMI code is scrambled by a five-stage reset-type scrambler with the primitive polynominal of x 5 + x 3 + 1. This annex defines the modified alternate mark inversion codes (see Recommendation G.701, item 9005) whose use is specified in Recommendation G.703. In these codes, binary 1 bits are generally represented by alternate positive and negative pulses, and binary 0 bits by spaces. Exceptions, as specified for the individual codes, are made when strings of successive 0 bits occur in the binary signal. In the definitions below, B represents an inserted pulse con- forming to the AMI rule (Rec. G.701, 9004), and V represents an AMI violation (Rec. G.701, 9007). The encoding of binary signals in accordance with the rules given in this annex includes frame alignment bits, etc. A.1 Definition of B3ZS (also designated HDB2) and HDB3 Each block of 3 (or 4) successive zeros is replaced by 00V (or 000V respectively) or B0V (B00V). The choice of 00V (000V) or B0V (B00V) is made so that the number of B pulses between consecu- tive V pulses is odd. In other words, successive V pulses are of alternate polarity so that no d.c. component is introduced. Note - The abbreviations stand for the following: HDB2 (HDB3) high density bipolar of order 2 (3) B3ZS (HDB3) bipolar with three-zero substitution. A.2 Definition of B6ZS and B8ZS Each block of 6 (or 8) successive zeros is replaced by 0VB0VB (or 000VB0VB respectively). ANNEX B (to Recommendation G.703) Specification of the overvoltage protection requirement The input and output ports should withstand without damage the following tests: - 10 standard lightning impulses (1.2/50 us) with a maximum amplitude of U (5 negative and 5 positive impulses). For the definition of this impulse see Ref. [1]. - at the interface for coaxial pairs: i) differential mode: with a pulse generator of Figure B-1/G.703, the value of U is under study; ii) common mode - under study; - at the interface for symmetrical pairs: i) differential mode: with a pulse generator of Figure B-1/G.703, the value of U is under study (a value of 20 V has been mentioned); ii) common mode: with a pulse generator of Figure B-2/G.703, U = 100 Vd\dc; Possible pulse generators are described in Figures B-1/G.703 and B-2/G.703. Figure B-1/G.703, p. Figure B-2/G.703, p. References [1] IEC publication No. 60-2 High-voltage test techniques, Part 2: Test procedures , Geneva, 1973.